NOT RECOMMENDED FOR NEW DESIGNS
NO RECOMMENDED REPLACEMENT
NO RECOMMENDED REPLACEMENT
Support Center at contact our Technical Support Center at Ce

July 7, 2009

FN7386.6

## <1mV Voltage Offset, 600MHz Amplifiers</p>

The EL5156, EL5157, EL5256, and EL5257 are 600MHz bandwidth -3dB voltage mode feedback amplifiers with DC accuracy of <0.01%, 1mV offsets and 40kV/V open loop gains. These amplifiers are ideally suited for applications ranging from precision measurement instrumentation to high speed video and monitor applications demanding the very highest linearity at very high frequency. Capable of operating with as little as 6.0mA of current from a single supply ranging from 5V to 12V and dual supplies ranging from ±2.5V to ±5.0V, these amplifiers are also well suited for handheld, portable and battery-powered equipment. With their capability to output as much as 140mA, any member of this family is comfortable with demanding load conditions.

Single amplifiers are available in SOT-23 packages and duals in a 10 Ld MSOP package for applications where board space is critical. Additionally, singles and duals are available in the industry-standard 8 Ld SOIC package. All parts operate over the industrial temperature range of -40°C to +85°C.

EL5156

#### **Pinouts**



#### Features

- · 600MHz -3dB bandwidth, 240MHz 0.1dB bandwidth
- 700V/µs slew rate
- <1mV input offset</li>
- · Very high open loop gains 92dB
- Low supply current = 6mA
- · 140mA output current
- Single supplies from 5V to 12V
- Dual supplies from ±2.5V to ±5V
- Fast disable on the EL5156 and EL5256
- · Low cost
- · Pb-free available (RoHS compliant)

## **Applications**

- Imaging
- Instrumentation
- Video
- · Communications devices





# **Ordering Information**

| PART NUMBER           | PART MARKING | PACKAGE                       | PKG. DWG. # |  |
|-----------------------|--------------|-------------------------------|-------------|--|
| EL5156IS              | 5156IS       | 8 Ld SOIC (150 mil)           | MDP0027     |  |
| EL5156IS-T7*          | 5156IS       | 8 Ld SOIC (150 mil)           | MDP0027     |  |
| EL5156IS-T13*         | 5156IS       | 8 Ld SOIC (150 mil)           | MDP0027     |  |
| EL5156ISZ (Note)      | 5156ISZ      | 8 Ld SOIC (150 mil) (Pb-free) | MDP0027     |  |
| EL5156ISZ-T7* (Note)  | 5156ISZ      | 8 Ld SOIC (150 mil) (Pb-free) | MDP0027     |  |
| EL5156ISZ-T13* (Note) | 5156ISZ      | 8 Ld SOIC (150 mil) (Pb-free) | MDP0027     |  |
| EL5157IW-T7*          | ВНАА         | 5 Ld SOT-23                   | MDP0038     |  |
| EL5157IW-T7A*         | ВНАА         | 5 Ld SOT-23                   | MDP0038     |  |
| EL5157IWZ-T7* (Note)  | BAAM         | 5 Ld SOT-23 (Pb-free)         | MDP0038     |  |
| EL5157IWZ-T7A* (Note) | BAAM         | 5 Ld SOT-23 (Pb-free)         | MDP0038     |  |
| EL5256IY              | BAHAA        | 10 Ld MSOP (3.0mm)            | MDP0043     |  |
| EL5256IY-T7*          | BAHAA        | 10 Ld MSOP (3.0mm)            | MDP0043     |  |
| EL5256IY-T13*         | BAHAA        | 10 Ld MSOP (3.0mm)            | MDP0043     |  |
| EL5257IS              | 5257IS       | 8 Ld SOIC (150 mil)           | MDP0027     |  |
| EL5257IS-T7*          | 5257IS       | 8 Ld SOIC (150 mil)           | MDP0027     |  |
| EL5257IS-T13*         | 5257IS       | 8 Ld SOIC (150 mil)           | MDP0027     |  |
| EL5257IY              | BAJAA        | 8 Ld MSOP (3.0mm)             | MDP0043     |  |
| EL5257IY-T7*          | BAJAA        | 8 Ld MSOP (3.0mm)             | MDP0043     |  |
| EL5257IY-T13*         | BAJAA        | 8 Ld MSOP (3.0mm)             | MDP0043     |  |

<sup>\*</sup>Please refer to TB347 for details on reel specifications.

NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate PLUS ANNEAL - e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

## **Absolute Maximum Ratings** (T<sub>A</sub> = +25°C)

#### 

#### **Thermal Information**

| +125°C          |
|-----------------|
| -65°C to +150°C |
| 40°C to +85°C   |
| See Curves      |
| see link below  |
| )               |
|                 |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore:  $T_J = T_C = T_A$ 

# **Electrical Specifications** $V_S+=+5V$ , $V_{S^-}=-5V$ , $\overline{CE}=+5V$ , $R_F=R_G=562\Omega$ , $R_L=150\Omega$ , $T_A=+25^{\circ}C$ , Unless Otherwise Specified.

| PARAMETER                      | DESCRIPTION                                  | CONDITIONS                                                     | MIN<br>(Note 1) | TYP   | MAX<br>(Note 1) | UNIT   |
|--------------------------------|----------------------------------------------|----------------------------------------------------------------|-----------------|-------|-----------------|--------|
| AC PERFORM                     | ANCE                                         |                                                                |                 |       |                 |        |
| BW                             | -3dB Bandwidth                               | $A_V = +1$ , $R_L = 500\Omega$ , $C_L = 4.7pF$                 |                 | 600   |                 | MHz    |
|                                |                                              | $A_V = +2$ , $R_L = 150\Omega$                                 |                 | 180   |                 | MHz    |
| GBWP                           | Gain Bandwidth Product                       | R <sub>L</sub> = 150Ω                                          |                 | 210   |                 | MHz    |
| BW1                            | 0.1dB Bandwidth                              | A <sub>V</sub> = +2                                            |                 | 70    |                 | MHz    |
| SR                             | Slew Rate                                    | $V_{O}$ = -3.2V to +3.2V, $A_{V}$ = +2, $R_{L}$ = 150 $\Omega$ | 500             | 640   |                 | V/µs   |
|                                |                                              | $V_{O}$ = -3.2V to +3.2V, $A_{V}$ = +1, $R_{L}$ = 500 $\Omega$ |                 | 700   |                 | V/µs   |
| t <sub>S</sub>                 | 0.1% Settling Time                           | A <sub>V</sub> = +1                                            |                 | 15    |                 | ns     |
| dG                             | Differential Gain Error                      | $A_V = +2, R_L = 150\Omega$                                    |                 | 0.005 |                 | %      |
| dP                             | Differential Phase Error                     | $A_V = +2, R_L = 150\Omega$                                    |                 | 0.04  |                 | 0      |
| V <sub>N</sub>                 | Input Referred Voltage Noise                 |                                                                |                 | 12    |                 | nV/√Hz |
| I <sub>N</sub>                 | Input Referred Current Noise                 |                                                                |                 | 5.5   |                 | pA/√Hz |
| DC PERFORM                     | ANCE                                         | ,                                                              |                 |       |                 |        |
| V <sub>OS</sub>                | Offset Voltage                               |                                                                | -1              | 0.5   | 1               | mV     |
| T <sub>C</sub> V <sub>OS</sub> | Input Offset Voltage Temperature Coefficient | Measured from $T_{MIN}$ to $T_{MAX}$                           |                 | -3    |                 | μV/°C  |
| A <sub>VOL</sub>               | Open Loop Gain                               | V <sub>O</sub> is from -2.5V to 2.5V                           | 10              | 40    |                 | kV/V   |
| INPUT CHARA                    | CTERISTICS                                   |                                                                | "               |       | Ш               | I.     |
| CMIR                           | Common Mode Input Range                      | Guaranteed by CMRR test                                        | -2.5            |       | +2.5            | V      |
| CMRR                           | Common Mode Rejection Ratio                  | V <sub>CM</sub> = 2.5V to -2.5V                                | 80              | 108   |                 | dB     |
| I <sub>B</sub>                 | Input Bias Current                           | EL5156 and EL5157                                              | -1              | -0.4  | +1              | μA     |
|                                |                                              | EL5256 and EL5257                                              | -600            | -200  | +600            | nA     |
| los                            | Input Offset Current                         |                                                                | -250            | 100   | +250            | nA     |
| R <sub>IN</sub>                | Input Resistance                             |                                                                | 10              | 25    |                 | ΜΩ     |
| C <sub>IN</sub>                | Input Capacitance                            |                                                                |                 | 1     |                 | pF     |
| OUTPUT CHAF                    | RACTERISTICS                                 |                                                                | 1               |       | ш.              |        |
| V <sub>OUT</sub>               | Output Voltage Swing                         | $R_L$ = 150 $\Omega$ to GND                                    | ±3.4            | ±3.6  |                 | V      |
|                                |                                              | $R_L$ = 500 $\Omega$ to GND                                    | ±3.6            | ±3.8  |                 | V      |
| lout                           | Peak Output Current                          | $R_L = 10\Omega$ to GND                                        | ±80             | ±140  |                 | mA     |

**Electrical Specifications**  $V_S$ + = +5V,  $V_S$ - = -5V,  $\overline{CE}$  = +5V,  $R_F$  =  $R_G$  = 562 $\Omega$ ,  $R_L$  = 150 $\Omega$ ,  $T_A$  = +25°C, Unless Otherwise Specified. (Continued)

| PARAMETER         | DESCRIPTION                               | CONDITIONS                                                  | MIN<br>(Note 1)      | TYP | MAX<br>(Note 1)      | UNIT |
|-------------------|-------------------------------------------|-------------------------------------------------------------|----------------------|-----|----------------------|------|
| ENABLE (EL51      | 56 and EL5256 ONLY)                       |                                                             |                      |     |                      |      |
| t <sub>EN</sub>   | Enable Time                               |                                                             |                      | 200 |                      | ns   |
| t <sub>DIS</sub>  | Disable Time                              |                                                             |                      | 300 |                      | ns   |
| I <sub>IHCE</sub> | CE Pin Input High Current                 | CE = V <sub>S</sub> +                                       |                      | 13  | 25                   | μΑ   |
| I <sub>ILCE</sub> | CE Pin Input Low Current                  | CE = V <sub>S</sub> -                                       |                      | 0   | 1                    | μΑ   |
| V <sub>IHCE</sub> | CE Input High Voltage for Power-down      |                                                             | V <sub>S</sub> + - 1 |     |                      | V    |
| V <sub>ILCE</sub> | CE Input Low Voltage for Power-up         |                                                             |                      |     | V <sub>S</sub> + - 3 | V    |
| SUPPLY            |                                           | 1                                                           |                      |     |                      |      |
| I <sub>SON</sub>  | Supply Current - Enabled (per amplifier)  | No load, V <sub>IN</sub> = 0V, $\overline{\text{CE}}$ = +5V | 5.1                  | 6.0 | 6.9                  | mA   |
| I <sub>SOFF</sub> | Supply Current - Disabled (per amplifier) | No load, V <sub>IN</sub> = 0V, $\overline{\text{CE}}$ = 5V  | 5                    | 13  | 25                   | μΑ   |
| PSRR              | Power Supply Rejection Ratio              | DC, $V_S = \pm 3.0 \text{V to } \pm 6.0 \text{V}$           | 75                   | 90  |                      | dB   |

#### NOTE:

# **Typical Performance Curves**



FIGURE 1. SMALL SIGNAL FREQUENCY RESPONSE - GAIN



FIGURE 2. SMALL SIGNAL FREQUENCY RESPONSE -**PHASE FOR VARIOUS GAINS** 



FIGURE 3. SMALL SIGNAL FREQUENCY RESPONSE FOR VARIOUS RL



FIGURE 4. SMALL SIGNAL FREQUENCY RESPONSE FOR VARIOUS CL

FN7386.6 intersil July 7, 2009

<sup>1.</sup> Parts are 100% tested at +25°C. Over-temperature limits established by characterization and are not production tested.



FIGURE 5. SMALL SIGNAL FREQUENCY RESPONSE FOR VARIOUS  $\mathbf{C}_{\mathsf{L}}$ 



FIGURE 7. SMALL SIGNAL FREQUENCY RESPONSE FOR VARIOUS  $\mathbf{C}_{L}$ 



FIGURE 9. EL5256 SMALL SIGNAL FREQUENCY RESPONSE FOR VARIOUS GAINS



FIGURE 6. SMALL SIGNAL FREQUENCY RESPONSE FOR VARIOUS  $\mathbf{C}_{\mathsf{L}}$ 



FIGURE 8. FREQUENCY RESPONSE vs POWER SUPPLY



FIGURE 10. SMALL SIGNAL INVERTING FREQUENCY RESPONSE FOR VARIOUS GAINS

intersil FN7386.6 July 7, 2009



FIGURE 11. SMALL SIGNAL FREQUENCY RESPONSE FOR VARIOUS  $R_{\rm L}$ 



NORMALIZED GAIN (dB

FIGURE 12. EL5256 SMALL SIGNAL FREQUENCY RESPONSE FOR VARIOUS R<sub>I</sub>

1M

R<sub>L</sub> = 500Ω

100M

1G

 $R_L = 200\Omega$ 

10M

FREQUENCY (Hz)

A<sub>V</sub> = +1



FIGURE 13. SMALL SIGNAL FREQUENCY RESPONSE FOR VARIOUS  $\mathbf{C_{IN}}$ 



FIGURE 14. SMALL SIGNAL FREQUENCY RESPONSE FOR VARIOUS  $C_{\mathrm{IN}}$ 



FIGURE 15. SMALL SIGNAL FREQUENCY RESPONSE FOR VARIOUS  $R_{\rm F}$  AND  $R_{\rm G}$ 



FIGURE 16. EL5256 SMALL SIGNAL FREQUENCY RESPONSE FOR VARIOUS  $R_F$  AND  $R_G$ 

intersil FN7386.6 July 7, 2009



FIGURE 17. LARGE SIGNAL FREQUENCY RESPONSE FOR VARIOUS INPUT AMPLITUDES



FIGURE 18. CHANNEL TO CHANNEL FREQUENCY RESPONSE



FIGURE 19. EL5256 CROSSTALK vs FREQUENCY CHANNEL A TO B AND B TO A



FIGURE 20. BANDWIDTH vs SUPPLY VOLTAGE



FIGURE 21. SMALL SIGNAL FREQUENCY RESPONSE FOR VARIOUS  $R_{\rm L}$ 



FIGURE 22. VOLTAGE AND CURRENT NOISE vs FREQUENCY

intersil FN7386.6 July 7, 2009









6.1

FIGURE 25. INPUT TO OUTPUT ISOLATION vs FREQUENCY - DISABLE

FIGURE 26. SUPPLY CURRENT vs SUPPLY VOLTAGE





FIGURE 27. ENABLE/DISABLE RESPONSE

FIGURE 28. PEAKING vs SUPPLY VOLTAGE



FIGURE 29. SMALL SIGNAL RISE TIME



FIGURE 31. LARGE SIGNAL RISE TIME



FIGURE 33. PACKAGE POWER DISSIPATION VS AMBIENT TEMPERATURE

9



FIGURE 30. SMALL SIGNAL FALL TIME



FIGURE 32. LARGE SIGNAL FALL TIME



FIGURE 34. PACKAGE POWER DISSIPATION VS AMBIENT TEMPERATURE

intersil FN7386.6 July 7, 2009

## **EL5156 Product Description**

The EL5156, EL5157, EL5256, and EL5257 are wide bandwidth, single or dual supply, low power and low offset voltage feedback operational amplifiers. Both amplifiers are internally compensated for closed loop gain of +1 or greater. Connected in voltage follower mode and driving a  $500\Omega$  load, the -3dB bandwidth is about 610MHz. Driving a  $150\Omega$  load and a gain of 2, the bandwidth is about 180MHz while maintaining a 600V/µs slew rate. The EL5156 and EL5256 are available with a power-down pin to reduce power to  $17\mu A$  typically while the amplifier is disabled.

#### Input, Output and Supply Voltage Range

The EL5156 and EL5157 families have been designed to operate with supply voltage from 5V to 12V. That means for single supply application, the supply voltage is from 5V to 12V. For split supplies application, the supply voltage is from ±2.5V to ±5V. The amplifiers have an input common mode voltage range from 1.5V above the negative supply (VS- pin) to 1.5V below the positive supply (VS+ pin). If the input signal is outside the above specified range, it will cause the output signal to be distorted.

The outputs of the EL5156 and EL5157 families can swing from -4V to 4V for  $V_S$  = ±5V. As the load resistance becomes lower, the output swing is lower. If the load resistor is 500 $\Omega$ , the output swing is about -4V at a 4V supply. If the load resistor is 150 $\Omega$ , the output swing is from -3.5V to 3.5V.

### Choice of Feedback Resistor and Gain Bandwidth Product

For applications that require a gain of +1, no feedback resistor is required. Just short the output pin to the inverting input pin. For gains greater than +1, the feedback resistor forms a pole with the parasitic capacitance at the inverting input. As this pole becomes smaller, the amplifier's phase margin is reduced. This causes ringing in the time domain and peaking in the frequency domain. Therefore,  $R_{\text{F}}$  can't be very big for optimum performance. If a large value of  $R_{\text{F}}$  must be used, a small capacitor in the few Pico farad range in parallel with  $R_{\text{F}}$  can help to reduce the ringing and peaking at the expense of reducing the bandwidth.

For gain of +1,  $R_F$  = 0 is optimum. For the gains other than +1, optimum response is obtained with  $R_F$  between 500 $\Omega$  to 750 $\Omega$ .

The EL5156 and EL5157 families have a gain bandwidth product of 210MHz. For gains ≥5, its bandwidth can be predicted by Equation 1:

 $Gain \times BW = 210MHz$  (EQ. 1)

#### Video Performance

For good video performance, an amplifier is required to maintain the same output impedance and the same frequency response as DC levels are changed at the output.

10

This is especially difficult when driving a standard video load of  $150\Omega$ , because of the change in output current with DC level. The dG and dP for these families are about 0.006% and 0.04%, while driving  $150\Omega$  at a gain of 2. Driving high impedance loads would give a similar or better dG and dP performance.

#### **Driving Capacitive Loads and Cables**

The EL5156 and EL5157 families can drive 27pF loads in parallel with  $500\Omega$  with less than 5dB of peaking at gain of +1. If less peaking is desired in applications, a small series resistor (usually between  $5\Omega$  to  $50\Omega$ ) can be placed in series with the output to eliminate most peaking. However, this will reduce the gain slightly. If the gain setting is greater than 1, the gain resistor  $R_G$  can then be chosen to make up for any gain loss which may be created by the additional series resistor at the output.

When used as a cable driver, double termination is always recommended for reflection-free performance. For those applications, a back-termination series resistor at the amplifier's output will isolate the amplifier from the cable and allow extensive capacitive drive. However, other applications may have high capacitive loads without a back-termination resistor. Again, a small series resistor at the output can help to reduce peaking.

#### Disable/Power-Down

The EL5156 and EL5256 can be disabled and their output placed in a high impedance state. The turn-off time is about 330ns and the turn-on time is about 130ns. When disabled, the amplifier's supply current is reduced to  $17\mu A$  typically, thereby effectively eliminating the power consumption. The amplifier's power-down can be controlled by standard TTL or CMOS signal levels at the ENABLE pin. The applied logic signal is relative to VS- pin. Letting the ENABLE pin float or applying a signal that is less than 0.8V above  $V_S$ - will enable the amplifier. The amplifier will be disabled when the signal at ENABLE pin is above  $V_S$ + - 1.5V.

#### **Output Drive Capability**

The EL5156 and EL5157 families do not have internal short circuit protection circuitry. They have a typical short circuit current of 95mA and 70mA. If the output is shorted indefinitely, the power dissipation could easily overheat the die or the current could eventually compromise metal integrity. Maximum reliability is maintained if the output current never exceeds ±40mA. This limit is set by the design of the internal metal interconnect. Note that in transient applications, the part is robust.

#### **Power Dissipation**

With the high output drive capability of the EL5152 and EL5153 families, it is possible to exceed the +125°C absolute maximum junction temperature under certain load current conditions. Therefore, it is important to calculate the maximum junction temperature for an application to

determine if load conditions or package types need to be modified to assure operation of the amplifier in a safe operating area.

The maximum power dissipation allowed in a package is determined according to Equation 2:

$$PD_{MAX} = \frac{T_{JMAX} - T_{AMAX}}{\Theta_{JA}}$$
 (EQ. 2)

Where:

T<sub>JMAX</sub> = Maximum junction temperature

T<sub>AMAX</sub> = Maximum ambient temperature

 $\theta_{JA}$  = Thermal resistance of the package

The maximum power dissipation actually produced by an IC is the total quiescent supply current times the total power supply voltage, plus the power in the IC due to the load, or:

For sourcing:

$$PD_{MAX} = V_S \times I_{SMAX} + \sum_{i=1}^{n} (V_S - V_{OUTi}) \times \frac{V_{OUTi}}{R_{Li}}$$
 (EQ. 3)

For sinking:

$$PD_{MAX} = V_S \times I_{SMAX} + \sum_{i=1}^{n} (V_{OUTi} - V_S) \times I_{LOADi}$$
 (EQ. 4)

Where:

Vs = Supply voltage

I<sub>SMAX</sub> = Maximum quiescent supply current

V<sub>OUT</sub> = Maximum output voltage of the application

11

R<sub>LOAD</sub> = Load resistance tied to ground

I<sub>LOAD</sub> = Load current

N = number of amplifiers (max = 2)

By setting the two  $PD_{MAX}$  equations equal to each other, we can solve the output current and  $R_{LOAD}$  to avoid the device overheat

# Power Supply Bypassing Printed Circuit Board Layout

As with any high frequency device, a good printed circuit board layout is necessary for optimum performance. Lead lengths should be as short as possible. The power supply pin must be well bypassed to reduce the risk of oscillation. For normal single supply operation, where the VS- pin is connected to the ground plane, a single 4.7 $\mu$ F tantalum capacitor in parallel with a 0.1 $\mu$ F ceramic capacitor from VS+ to GND will suffice. This same capacitor combination should be placed at each supply pin to ground if split supplies are to be used. In this case, the V<sub>S</sub>- pin becomes the negative supply rail. See Figure 37 for a complete tuned power supply bypass methodology.

#### **Printed Circuit Board Layout**

For good AC performance, parasitic capacitance should be kept to a minimum. Use of wire wound resistors should be avoided because of their additional series inductance. Use of sockets should also be avoided if possible. Sockets add parasitic inductance and capacitance that can result in compromised performance. Minimizing parasitic capacitance at the amplifier's inverting input pin is very important. The feedback resistor should be placed very close to the inverting input pin. Strip line design techniques are recommended for the signal traces.

## **Application Circuits**

#### Sallen Key Low Pass Filter

A common and easy to implement filter taking advantage of the wide bandwidth, low offset and low power demands of the EL5152. A derivation of the transfer function is provided for convenience (See Figure 35).

#### Sallen Key High Pass Filter

Again this useful filter benefits from the characteristics of the EL5152. The transfer function is very similar to the low pass so only the results are presented (See Figure 36).



FIGURE 35. SALLEN KEY LOW PASS FILTER



$$\begin{aligned} & \text{Holp} = K \\ & \text{wo} = \frac{1}{\sqrt{R_1 C_1 R_2 C_2}} \\ & \text{Q} = \frac{1}{\langle 1 - K \rangle \sqrt{\frac{R_1 C_1}{R_2 C_2}} + \sqrt{\frac{R_1 C_2}{R_2 C_1}} + \sqrt{\frac{R_2 C_2}{R_1 C_1}} \\ & \text{Holp} = \frac{K}{4 - K} \end{aligned}$$

$$wo = \frac{\sqrt{2}}{RC}$$

$$Q \,=\, \frac{\sqrt{2}}{4-K}$$

Equations simplify if we let all components be equal to R = C

FIGURE 36. SALLEN KEY HIGH PASS FILTER

#### Differential Output Instrumentation Amplifier

The addition of a third amplifier to the conventional three amplifier instrumentation amplifier introduces the benefits of differential signal realization, specifically the advantage of using common mode rejection to remove coupled noise and ground potential errors inherent in remote transmission. This configuration also provides enhanced bandwidth, wider output swing and faster slew rate than conventional three amplifier solutions with only the cost of an additional amplifier and a few resistors.



$$\begin{split} &e_{03} = -(1+2R_2/R_G)(e_1-e_2) \qquad e_{04} = (1+2R_2/R_G)(e_1-e_2) \\ &e_0 = -2(1+2R_2/R_G)(e_1-e_2) \\ &BW = \frac{2f_{C1,2}}{\left|A_{Di}\right|} \qquad A_{Di} = -2(1+2R_2/R_G) \end{split}$$

#### Strain Gauge

The strain gauge is an ideal application to take advantage of the moderate bandwidth and high accuracy of the EL5152. The operation of the circuit is very straightforward. As the strain variable component resistor in the balanced bridge is subjected to increasing strain, its resistance changes, resulting in an imbalance in the bridge. A voltage variation from the referenced high accuracy source is generated and translated to the difference amplifier through the buffer stage. This voltage difference as a function of the strain is converted into an output voltage.



FIGURE 37. STRAIN GAUGE OPERATIONAL CIRCUIT

# Small Outline Package Family (SO)







## **MDP0027**

#### **SMALL OUTLINE PACKAGE FAMILY (SO)**

|        | INCHES |       |                  |                           |                  |                  |                  |           |       |
|--------|--------|-------|------------------|---------------------------|------------------|------------------|------------------|-----------|-------|
| SYMBOL | SO-8   | SO-14 | SO16<br>(0.150") | SO16 (0.300")<br>(SOL-16) | SO20<br>(SOL-20) | SO24<br>(SOL-24) | SO28<br>(SOL-28) | TOLERANCE | NOTES |
| Α      | 0.068  | 0.068 | 0.068            | 0.104                     | 0.104            | 0.104            | 0.104            | MAX       | -     |
| A1     | 0.006  | 0.006 | 0.006            | 0.007                     | 0.007            | 0.007            | 0.007            | ±0.003    | -     |
| A2     | 0.057  | 0.057 | 0.057            | 0.092                     | 0.092            | 0.092            | 0.092            | ±0.002    | -     |
| b      | 0.017  | 0.017 | 0.017            | 0.017                     | 0.017            | 0.017            | 0.017            | ±0.003    | -     |
| С      | 0.009  | 0.009 | 0.009            | 0.011                     | 0.011            | 0.011            | 0.011            | ±0.001    | -     |
| D      | 0.193  | 0.341 | 0.390            | 0.406                     | 0.504            | 0.606            | 0.704            | ±0.004    | 1, 3  |
| Е      | 0.236  | 0.236 | 0.236            | 0.406                     | 0.406            | 0.406            | 0.406            | ±0.008    | -     |
| E1     | 0.154  | 0.154 | 0.154            | 0.295                     | 0.295            | 0.295            | 0.295            | ±0.004    | 2, 3  |
| е      | 0.050  | 0.050 | 0.050            | 0.050                     | 0.050            | 0.050            | 0.050            | Basic     | -     |
| L      | 0.025  | 0.025 | 0.025            | 0.030                     | 0.030            | 0.030            | 0.030            | ±0.009    | -     |
| L1     | 0.041  | 0.041 | 0.041            | 0.056                     | 0.056            | 0.056            | 0.056            | Basic     | -     |
| h      | 0.013  | 0.013 | 0.013            | 0.020                     | 0.020            | 0.020            | 0.020            | Reference | -     |
| N      | 8      | 14    | 16               | 16                        | 20               | 24               | 28               | Reference | -     |

NOTES

Rev. M 2/07

- 1. Plastic or metal protrusions of 0.006" maximum per side are not included.
- 2. Plastic interlead protrusions of 0.010" maximum per side are not included.
- 3. Dimensions "D" and "E1" are measured at Datum Plane "H".
- 4. Dimensioning and tolerancing per ASME Y14.5M-1994

# SOT-23 Package Family







#### **MDP0038**

## SOT-23 PACKAGE FAMILY

|        | MILLIM  |         |           |  |
|--------|---------|---------|-----------|--|
| SYMBOL | SOT23-5 | SOT23-6 | TOLERANCE |  |
| Α      | 1.45    | 1.45    | MAX       |  |
| A1     | 0.10    | 0.10    | ±0.05     |  |
| A2     | 1.14    | 1.14    | ±0.15     |  |
| b      | 0.40    | 0.40    | ±0.05     |  |
| С      | 0.14    | 0.14    | ±0.06     |  |
| D      | 2.90    | 2.90    | Basic     |  |
| E      | 2.80    | 2.80    | Basic     |  |
| E1     | 1.60    | 1.60    | Basic     |  |
| е      | 0.95    | 0.95    | Basic     |  |
| e1     | 1.90    | 1.90    | Basic     |  |
| L      | 0.45    | 0.45    | ±0.10     |  |
| L1     | 0.60    | 0.60    | Reference |  |
| N      | 5       | 6       | Reference |  |

Rev. F 2/07

#### NOTES:

- Plastic or metal protrusions of 0.25mm maximum per side are not included.
- Plastic interlead protrusions of 0.25mm maximum per side are not included.
- 3. This dimension is measured at Datum Plane "H".
- 4. Dimensioning and tolerancing per ASME Y14.5M-1994.
- 5. Index area Pin #1 I.D. will be located within the indicated zone (SOT23-6 only).
- 6. SOT23-5 version has no center lead (shown as a dashed line).

# Mini SO Package Family (MSOP)









## MDP0043 MINI SO PACKAGE FAMILY

|        | MILLIMETERS |        |             |       |
|--------|-------------|--------|-------------|-------|
| SYMBOL | MSOP8       | MSOP10 | TOLERANCE   | NOTES |
| Α      | 1.10        | 1.10   | Max.        | -     |
| A1     | 0.10        | 0.10   | ±0.05       | -     |
| A2     | 0.86        | 0.86   | ±0.09       | -     |
| b      | 0.33        | 0.23   | +0.07/-0.08 | -     |
| С      | 0.18        | 0.18   | ±0.05       | -     |
| D      | 3.00        | 3.00   | ±0.10       | 1, 3  |
| Е      | 4.90        | 4.90   | ±0.15       | -     |
| E1     | 3.00        | 3.00   | ±0.10       | 2, 3  |
| е      | 0.65        | 0.50   | Basic       | -     |
| L      | 0.55        | 0.55   | ±0.15       | -     |
| L1     | 0.95        | 0.95   | Basic       | -     |
| N      | 8           | 10     | Reference   | -     |

Rev. D 2/07

#### NOTES:

- Plastic or metal protrusions of 0.15mm maximum per side are not included.
- Plastic interlead protrusions of 0.25mm maximum per side are not included.
- 3. Dimensions "D" and "E1" are measured at Datum Plane "H".
- 4. Dimensioning and tolerancing per ASME Y14.5M-1994.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

intersil FN7386.6 July 7, 2009