# 72-Mbit (2 M × 36/4 M × 18) Flow-Through SRAM with NoBL™ Architecture #### **Features** - No bus latency™ (NoBL™) architecture eliminates dead cycles between write and read cycles - Supports up to 133 MHz bus operations with zero wait states - Data is transferred on every clock - Pin compatible and functionally equivalent to ZBT™ devices - Internally self timed output buffer control to eliminate the need to use OE - Registered inputs for flow through operation - Byte write capability - 3.3 V/2.5 V I/O supply (V<sub>DDQ</sub>) - Fast clock-to-output times □ 6.5 ns (for 133 MHz device) - Clock enable (CEN) pin to enable clock and suspend operation - Synchronous self-timed writes - Asynchronous output enable (OE) - CY7C1471BV33 available in JEDEC-standard Pb-free 100-pin thin quad flat pack (TQFP), Pb-free and non-Pb-free 165-ball fine-pitch ball grid array (FBGA) package. CY7C1473BV33 available in JEDEC-standard Pb-free 100-pin thin quad flat pack (TQFP) - Three chip enables $(\overline{CE}_1, CE_2, \overline{CE}_3)$ for simple depth expansion - Automatic power-down feature available using ZZ mode or CE deselect - IEEE 1149.1 JTAG boundary scan compatible - Burst capability linear or interleaved burst order - Low standby power # **Functional Description** The CY7C1471BV33 and CY7C1473BV33 are 3.3 V, 2 M × 36/4 M × 18 synchronous flow through burst SRAMs designed specifically to support unlimited true back-to-back read or write operations without the insertion of wait states. The CY7C1471BV33 and CY7C1473BV33 are equipped with the advanced No Bus Latency (NoBL) logic. NoBL $^{\rm TM}$ is required to enable consecutive read or write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent write-read transitions. All synchronous inputs pass through input registers controlled by the rising edge of the clock. The clock input is qualified by the Clock Enable (CEN) signal, which when deasserted suspends operation and extends the previous clock cycle. Maximum access delay from the clock rise is 6.5 ns (133 MHz device). Write operations are controlled by two or four Byte Write Select $(BW_{\chi})$ and a Write Enable (WE) input. All writes are conducted with on-chip synchronous self timed write circuitry. Three synchronous chip enables $(\overline{CE}_1, CE_2, \overline{CE}_3)$ and an asynchronous Output Enable $(\overline{OE})$ provide for easy bank selection and output tri-state control. To avoid bus contention, the output drivers are synchronously tri-stated during the data portion of a write sequence. For a complete list of related documentation, click here. # **Selection Guide** | Description | 133 MHz | Unit | |------------------------------|---------|------| | Maximum access time | 6.5 | ns | | Maximum operating current | 305 | mA | | Maximum CMOS standby current | 120 | mA | # Logic Block Diagram - CY7C1471BV33 # Logic Block Diagram - CY7C1473BV33 # **Contents** | Pin Configurations | 4 | |-----------------------------------------|----| | Pin Definitions | | | Functional Overview | 8 | | Single Read Accesses | 8 | | Burst Read Accesses | | | Single Write Accesses | 8 | | Burst Write Accesses | 9 | | Sleep Mode | 9 | | Interleaved Burst Address Table | 9 | | Linear Burst Address Table | 9 | | ZZ Mode Electrical Characteristics | 9 | | Truth Table | | | Truth Table for Read/Write | 11 | | Truth Table for Read/Write | 11 | | IEEE 1149.1 Serial Boundary Scan (JTAG) | 12 | | Disabling the JTAG Feature | | | Test Access Port (TAP) | 12 | | PERFORMING A TAP RESET | 12 | | TAP REGISTERS | 12 | | TAP Instruction Set | 12 | | TAP Controller State Diagram | 14 | | TAP Controller Block Diagram | 15 | | 3.3 V TAP AC Test Conditions | 16 | | 3.3 V TAP AC Output Load Equivalent | 16 | | 2.5 V TAP AC Test Conditions | 16 | | 2.5 V TAP AC Output Load Equivalent | 16 | | TAP DC Electrical Characteristics and | | | Operating Conditions | 16 | | TAP AC Switching Characteristics | 17 | |-----------------------------------------|----| | TAP Timing | 17 | | Identification Register Definitions | 18 | | Scan Register Sizes | 18 | | Identification Codes | 18 | | Boundary Scan Exit Order | 19 | | Maximum Ratings | | | Operating Range | 20 | | Electrical Characteristics | | | Capacitance | | | Thermal Resistance | 21 | | AC Test Loads and Waveforms | | | Switching Characteristics | 22 | | Switching Waveforms | 23 | | Ordering Information | 26 | | Ordering Code Definitions | | | Package Diagrams | 27 | | Acronyms | 29 | | Document Conventions | 29 | | Units of Measure | 29 | | Document History Page | | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | | | Products | 32 | | PSoC® Solutions | | | Cypress Developer Community | | | Technical Support | 32 | # **Pin Configurations** Figure 1. 100-pin TQFP (14 × 20 × 1.4 mm) pinout CY7C1471BV33 (2 M × 36) # Pin Configurations (continued) Figure 2. 100-pin TQFP (14 × 20 × 1.4 mm) pinout CY7C1473BV33 (4 M × 18) # Pin Configurations (continued) Figure 3. 165-ball FBGA (15 × 17 × 1.4 mm) pinout CY7C1471BV33 (2 M × 36) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------------------|-----------------|--------------------|-------------------|-------------------|----------------|----------|----------|--------------------|--------|------------------| | Α | NC/576M | Α | Œ <sub>1</sub> | $\overline{BW}_C$ | $\overline{BW}_B$ | Œ <sub>3</sub> | CEN | ADV/LD | Α | Α | NC | | В | NC/1G | Α | CE2 | $\overline{BW}_D$ | $\overline{BW}_A$ | CLK | WE | ŌE | Α | Α | NC | | С | DQP <sub>C</sub> | NC | $V_{DDQ}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{\mathrm{DDQ}}$ | NC | DQPB | | D | $DQ_C$ | $DQ_C$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_B$ | $DQ_B$ | | Е | $DQ_C$ | $DQ_C$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | $DQ_B$ | $DQ_B$ | | F | $DQ_C$ | $DQ_C$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_B$ | $DQ_B$ | | G | $DQ_C$ | $DQ_C$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_B$ | $DQ_B$ | | Н | NC | NC | NC | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | NC | NC | ZZ | | J | $DQ_D$ | $DQ_D$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | $DQ_A$ | $DQ_A$ | | K | $DQ_D$ | $DQ_D$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_A$ | $DQ_A$ | | L | $DQ_D$ | $DQ_D$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_A$ | $DQ_A$ | | M | $DQ_D$ | DQ <sub>D</sub> | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_A$ | $DQ_A$ | | N | DQP <sub>D</sub> | NC | $V_{\mathrm{DDQ}}$ | $V_{SS}$ | NC | NC | NC | $V_{SS}$ | $V_{\mathrm{DDQ}}$ | NC | DQP <sub>A</sub> | | Р | NC/144M | Α | Α | Α | TDI | A1 | TDO | Α | Α | Α | NC/288M | | R | MODE | Α | Α | Α | TMS | A0 | TCK | Α | Α | Α | Α | # **Pin Definitions** | Name | I/O | Description | | | | | | |-------------------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | A <sub>0</sub> , A <sub>1</sub> , A | Input-<br>Synchronous | Address inputs used to select one of the address locations. Sampled at the rising edge of the CLK. $A_{[1:0]}$ is fed to the two-bit burst counter. | | | | | | | $\overline{BW}_A, \overline{BW}_B, \\ \overline{BW}_C, \overline{BW}_D$ | Input-<br>Synchronous | <b>Byte write inputs, active LOW</b> . Qualified with WE to conduct writes to the SRAM. Sampled on the rising edge of CLK. | | | | | | | WE | Input-<br>Synchronous | <b>Write enable input, active LOW</b> . Sampled on the rising edge of CLK if CEN is active LOW. This signal must be asserted LOW to initiate a write sequence. | | | | | | | ADV/LD | Input-<br>Synchronous | <u>dvance/load input</u> . Advances the on-chip address counter or loads a new address. When HIGH (a EN is asserted LOW) the internal burst counter is advanced. When LOW, a new address can be load to the device for an access. After deselection, drive ADV/LD LOW to load a new address. | | | | | | | CLK | Input-<br>Clock | <b>Clock input</b> . Used to capture all synchronous inputs to the device. CLK is qualified with CEN. CLK is only recognized if CEN is active LOW. | | | | | | | CE <sub>1</sub> | Input-<br>Synchronous | Chip enable 1 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with CE <sub>2</sub> and CE <sub>3</sub> to select or deselect the device. | | | | | | | CE <sub>2</sub> | Input-<br>Synchronous | Chip enable 2 input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_3$ to select or deselect the device. | | | | | | | CE <sub>3</sub> | Input-<br>Synchronous | Chip enable 3 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\text{CE}_2$ to select or deselect the device. | | | | | | | ŌĒ | Input-<br>Asynchronou<br>s | <b>Output enable, asynchronous input, active LOW</b> . Combined with the synchronous logic block inside the device to control the direction of the I/O pins. When LOW, the I/O pins are enabled to behave as outputs. When deasserted HIGH, I/O pins are tri-stated, and act as input data pins. OE is masked during the data portion of a write sequence, during the first clock when emerging from a deselected state, and when the device is deselected. | | | | | | | CEN | Input-<br>Synchronous | Clock enable input, active LOW. When asserted LOW the clock signal is recognized by the SRAM. When deasserted HIGH the clock signal is masked. Because deasserting CEN does not deselect the device, CEN can be used to extend the previous cycle when required. | | | | | | | ZZ | Input-<br>Asynchronou<br>s | <b>ZZ "Sleep" input</b> . This active HIGH input places the device in a non-time critical "sleep" condition with data integrity preserved. During normal operation, this pin must be LOW or left floating. ZZ pin has an internal pull-down. | | | | | | | DQ <sub>s</sub> | I/O-<br>Synchronous | <b>Bidirectional data I/O lines</b> . As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the addresses presented during the previous clock rise of the read cycle. The direction of the pins is controlled by $\overline{\text{OE}}$ . When $\overline{\text{OE}}$ is asserted LOW, the pins behave as outputs. When HIGH, $\overline{\text{DQ}}_s$ and $\overline{\text{DQP}}_x$ are placed in a tri-state condition. The outputs are automatically tri-stated during the data portion of a write sequence, during the first clock when emerging from a deselected state, and when the device is deselected, regardless of the state of $\overline{\text{OE}}$ . | | | | | | | DQP <sub>X</sub> | I/O-<br>Synchronous | <b>Bidirectional data parity I/O lines.</b> Functionally, these signals are identical to $DQ_s$ . During write sequences, $DQP_X$ is controlled by $\overline{BW}_X$ correspondingly. | | | | | | | MODE | Input Strap<br>Pin | <b>Mode input. Selects the burst order of the device.</b> When tied to Gnd selects linear burst sequence. When tied to $V_{DD}$ or left floating selects interleaved burst sequence. | | | | | | | $V_{DD}$ | Power Supply | Power supply inputs to the core of the device. | | | | | | | $V_{\mathrm{DDQ}}$ | I/O Power<br>Supply | Power supply for the I/O circuitry. | | | | | | | V <sub>SS</sub> | Ground | Ground for the device. | | | | | | | TDO | JTAG serial<br>output<br>Synchronous | <b>Serial data-out to the JTAG circuit</b> . Delivers data on the negative edge of TCK. If the JTAG feature is not used, this pin must be left unconnected. This pin is not available on TQFP packages. | | | | | | ## Pin Definitions (continued) | Name | I/O | Description | |------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TDI | JTAG serial<br>input<br>Synchronous | Serial data-in to the JTAG circuit. Sampled on the rising edge of TCK. If the JTAG feature is not used, this pin can be left floating or connected to $V_{DD}$ through a pull-up resistor. This pin is not available on TQFP packages. | | TMS | JTAG serial<br>input<br>Synchronous | <b>Serial data-in to the JTAG circuit</b> . Sampled on the rising edge of TCK. If the JTAG feature is not used, this pin can be disconnected or connected to V <sub>DD</sub> . This pin is not available on TQFP packages. | | TCK | JTAG-Clock | <b>Clock input to the JTAG circuitry</b> . If the JTAG feature is not used, this pin must be connected to V <sub>SS</sub> . This pin is not available on TQFP packages. | | NC | _ | <b>No connects</b> . Not internally connected to the die. 144M, 288M, 576M, and 1G are address expansion pins and are not internally connected to the die. | # **Functional Overview** The CY7C1471BV33, and CY7C1473BV33 are synchronous flow through burst SRAMs designed specifically to eliminate wait states during write-read transitions. All synchronous inputs pass through input registers controlled by the rising edge of the clock. The clock signal is qualified with the Clock Enable input signal (CEN). If CEN is HIGH, the clock signal is not recognized and all internal states are maintained. All synchronous operations are qualified with CEN. Maximum access delay from the clock rise (t<sub>CDV</sub>) is 6.5 ns (133 MHz device). Accesses $\underline{\text{may}}$ be initiated by asserting all three chip $\underline{\text{enables}}$ ( $\overline{\text{CE}_1}$ , $\overline{\text{CE}_2}$ , $\overline{\text{CE}_3}$ ) active at $\underline{\text{the}}$ rising edge of the clock. If ( $\overline{\text{CEN}}$ ) is active LOW and ADV/ $\overline{\text{LD}}$ is asserted LOW, the address presented to the device is latched. The access can either be a read or $\underline{\text{write}}$ operation, depending on the status of the Write Enable ( $\overline{\text{WE}}$ ). Byte Write Select ( $\overline{\text{BW}}_{\text{X}}$ ) can be used to conduct Byte Write operations. Write operations are qualified by the Write Enable ( $\overline{\text{WE}}$ ). All writes are simplified with on-chip synchronous self timed write circuitry. Three synchronous chip enables $(\overline{CE}_1, CE_2, \overline{CE}_3)$ and an asynchronous Output Enable $(\overline{OE})$ simplify depth expansion. All operations (reads, writes, and deselects) are pipelined. ADV/LD must be driven LOW after the device is deselected to load a new address for the next operation. ### Single Read Accesses A read access is initiated when these conditions are satisfied at clock rise: - CEN is asserted LOW - CE<sub>1</sub>, CE<sub>2</sub>, and CE<sub>3</sub> are ALL asserted active - WE is deasserted HIGH - ADV/LD is asserted LOW The address presented to the address inputs is latched into the Address Register and presented to the memory array and control logic. The control logic determines that a read access is in progress and allows the requested data to propagate to the output buffers. The data is available within 6.5 ns (133 MHz device) provided $\overline{OE}$ is active LOW. After the first clock of the read access, the output buffers are controlled by $\overline{OE}$ and the internal control logic. $\overline{OE}$ must be driven LOW to drive out the requested data. On the subsequent clock, another operation (read/write/deselect) can be initiated. When the SRAM is deselected at clock rise by one of the chip enable signals, output is tri-stated immediately. #### **Burst Read Accesses** The CY7C1471BV33, and CY7C1473BV33 have an on-chip burst counter that enables the user to supply a single address and conduct up to four reads without reasserting the address inputs. ADV/LD must be driven LOW to load a new address into the SRAM, as described in the Single Read Access section. The sequence of the burst counter is determined by the MODE input signal. A LOW input on MODE selects a linear burst mode, a HIGH selects an interleaved burst sequence. Both burst counters use A0 and A1 in the burst sequence, and wrap around when incremented sufficiently. A HIGH input on ADV/LD increments the internal burst counter regardless of the state of chip enable inputs or WE. WE is latched at the beginning of a burst cycle. Therefore, the type of access (read or write) is maintained throughout the burst sequence. # Single Write Accesses Write accesses are initiated when the following conditions are satisfied at clock rise: (1) $\overline{\text{CEN}}$ is asserted LOW, (2) $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , and $\overline{\text{CE}}_3$ are all asserted active, and (3) $\overline{\text{WE}}$ is asserted LOW. The address presented to the address bus is loaded into the Address Register. The Write signals are latched into the Control Logic block. The data lines are automatically tri-stated regardless of the state of the $\overline{\text{OE}}$ input signal. This allows the external logic to present the data on DQs and DQPx. On the next clock rise the data presented to DQs and DQP $_{\rm X}$ (or a subset for Byte Write operations, see section Truth Table for Read/Write on page 11 for details), input is latched into the device and the write is complete. Additional accesses (read/write/deselect) can be initiated on this cycle. The data written during the write operation is controlled by $\overline{BW}_X$ signals. The CY7C1471BV33, and CY7C1473BV33 provide Byte Write capability that is described in the section Truth Table for Read/Write on page 11. The input WE with the selected $\overline{BW}_X$ input selectively writes to only the desired bytes. Bytes not selected during a Byte Write operation remain unaltered. A synchronous self timed write mechanism is provided to simplify the write operations. Byte write capability is included to greatly simplify read/modify/write sequences, which can be reduced to simple byte write operations. Because the CY7C1471BV33, and CY7C1473BV33 are common I/O devices, do not drive data into the device when the outputs are active. The Output Enable ( $\overline{\text{OE}}$ ) can be deasserted HIGH before presenting data to the DQs and DQP $_{X}$ inputs. Doing so tri-states the output drivers. As a safety precaution, DQs and DQP $_{X}$ are automatically tri-stated during the data portion of a write cycle, regardless of the state of $\overline{\text{OE}}$ . #### **Burst Write Accesses** The CY7C1471BV33, CY7C1473BV33 have an on-chip burst counter that enables the user to supply a single address and conduct up to four <u>write</u> operations without reasserting the address inputs. ADV/LD must be driven LOW to load the initial address, as described in section Single Write Accesses on page 8. When ADV/LD is driven HIGH on the subsequent clock rise, the chip enables ( $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , and $\overline{\text{CE}}_3$ ) and $\overline{\text{WE}}$ inputs are ignored and the burst counter is incremented. Drive the correct $\overline{\text{BW}}_X$ inputs in each cycle of the burst write to write the correct bytes of data. # Sleep Mode The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid and the completion of the operation is not guaranteed. The device must be deselected before entering the "sleep" mode. $\overline{\text{CE}}_1$ , $\text{CE}_2$ , and $\overline{\text{CE}}_3$ , must remain inactive for the duration of $t_{ZZREC}$ after the ZZ input returns LOW. # **Interleaved Burst Address Table** (MODE = Floating or $V_{DD}$ ) | First<br>Address<br>A1:A0 | Second<br>Address<br>A1:A0 | Third<br>Address<br>A1:A0 | Fourth<br>Address<br>A1:A0 | |---------------------------|----------------------------|---------------------------|----------------------------| | 00 | 01 | 10 | 11 | | 01 | 00 | 11 | 10 | | 10 | 11 | 00 | 01 | | 11 | 10 | 01 | 00 | #### **Linear Burst Address Table** (MODE = GND) | First<br>Address<br>A1:A0 | Second<br>Address<br>A1:A0 | Third<br>Address<br>A1:A0 | Fourth<br>Address<br>A1:A0 | | | |---------------------------|----------------------------|---------------------------|----------------------------|--|--| | 00 | 01 | 10 | 11 | | | | 01 | 10 | 11 | 00 | | | | 10 | 11 | 00 | 01 | | | | 11 | 00 | 01 | 10 | | | #### **ZZ Mode Electrical Characteristics** | Parameter | Description | Test Conditions | Min | Max | Unit | |--------------------|-----------------------------------|---------------------------------|-------------------|-------------------|------| | I <sub>DDZZ</sub> | Sleep mode standby current | $ZZ \ge V_{DD} - 0.2 \text{ V}$ | _ | 120 | mA | | t <sub>ZZS</sub> | Device operation to ZZ | $ZZ \ge V_{DD} - 0.2 \text{ V}$ | _ | 2t <sub>CYC</sub> | ns | | t <sub>ZZREC</sub> | ZZ recovery time | ZZ ≤ 0.2 V | 2t <sub>CYC</sub> | _ | ns | | $t_{ZZI}$ | ZZ active to sleep current | This parameter is sampled | - | 2t <sub>CYC</sub> | ns | | t <sub>RZZI</sub> | ZZ Inactive to exit sleep current | This parameter is sampled | 0 | - | ns | # **Truth Table** The truth table for CY7C1471BV33, and CY7C1473BV33 follows. [1, 2, 3, 4, 5, 6, 7] | Operation | Address Used | CE <sub>1</sub> | CE <sub>2</sub> | CE <sub>3</sub> | ZZ | ADV/LD | WE | $\overline{\text{BW}}_{\text{X}}$ | OE | CEN | CLK | DQ | |-------------------------------|--------------|-----------------|-----------------|-----------------|----|--------|----|-----------------------------------|----|-----|------|--------------| | Deselect cycle | None | Н | Х | Х | L | L | Χ | Х | Χ | L | L->H | Tri-state | | Deselect cycle | None | Х | Х | Н | L | L | Χ | Х | Χ | L | L->H | Tri-state | | Deselect cycle | None | Х | L | Х | L | L | Х | Х | Χ | L | L->H | Tri-state | | Continue deselect cycle | None | Х | Х | Х | L | Н | Х | Х | Χ | L | L->H | Tri-state | | Read cycle (begin burst) | External | L | Н | L | L | L | Н | Х | L | L | L->H | Data out (Q) | | Read cycle (continue burst) | Next | Х | Х | Х | L | Н | Х | Х | L | L | L->H | Data out (Q) | | NOP/Dummy read (begin burst) | External | L | Н | L | L | L | Н | Х | Н | L | L->H | Tri-state | | Dummy read (continue burst) | Next | Х | Х | Х | L | Н | Χ | Х | Н | L | L->H | Tri-state | | Write cycle (begin burst) | External | L | Н | L | L | L | L | L | Χ | L | L->H | Data in (D) | | Write cycle (continue burst) | Next | Х | Х | Х | L | Н | Χ | L | Χ | L | L->H | Data in (D) | | NOP/Write abort (begin burst) | None | L | Н | L | L | L | L | Н | Χ | L | L->H | Tri-state | | Write abort (continue burst) | Next | Х | Х | Х | L | Н | Χ | Н | Χ | L | L->H | Tri-state | | Ignore clock edge (stall) | Current | Х | Х | Х | L | Х | Χ | Х | Χ | Н | L->H | _ | | Sleep mode | None | Х | Х | Х | Н | Х | Χ | Х | Χ | Х | Х | Tri-state | #### Notes - X = "Don't Care." H = Logic HIGH, L = Logic LOW. BW<sub>X</sub> = L signifies at least one Byte Write Select is active, BW<sub>X</sub> = Valid signifies that the desired Byte Write Selects are asserted, see section Truth Table for Read/Write on page 11 for details. Write is defined by BW<sub>X</sub>, and WE. See section Truth Table for Read/Write on page 11. - 3. When a Write cycle is detected, all I/Os are tri-stated, even during Byte Writes. - The DQs and DQP<sub>X</sub> pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock. - CEN = H, inserts wait states. - Device powers up deselected with the I/Os in a tri-state condition, regardless of OE. - $\overline{OE}$ is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle DQs and DQP<sub>X</sub> = tri-state when $\overline{OE}$ is inactive or when the device is deselected, and DQs and DQP<sub>X</sub> = data when $\overline{OE}$ is active. # **Truth Table for Read/Write** The read/write truth table for CY7C1471BV33 follows. [8, 9, 10] | Function (CY7C1471BV33) | WE | BW <sub>a</sub> | BW <sub>b</sub> | BW <sub>c</sub> | BW <sub>d</sub> | |--------------------------------------------------------|----|-----------------|-----------------|-----------------|-----------------| | Read | Н | Х | Х | Х | Х | | Write – No bytes written | L | Н | Н | Н | Н | | Write byte A – (DQ <sub>A</sub> and DQP <sub>A</sub> ) | L | L | Н | Н | Н | | Write byte B – (DQ <sub>B</sub> and DQP <sub>B</sub> ) | L | Н | L | Н | Н | | Write byte C – (DQ <sub>C</sub> and DQP <sub>C</sub> ) | L | Н | Н | L | Н | | Write byte D – (DQ <sub>D</sub> and DQP <sub>D</sub> ) | L | Н | Н | Н | L | | Write all bytes | L | L | L | L | L | # **Truth Table for Read/Write** The read/write truth table for CY7C1473BV33 follows. [8, 9, 10] | Function (CY7C1473BV33) | WE | BW <sub>a</sub> | BW <sub>b</sub> | |--------------------------------------------------------|----|-----------------|-----------------| | Read | Н | X | X | | Write – No bytes written | L | Н | Н | | Write byte a – (DQ <sub>a</sub> and DQP <sub>a</sub> ) | L | L | Н | | Write byte b – (DQ <sub>b</sub> and DQP <sub>b</sub> ) | L | Н | L | | Write both bytes | L | L | L | X = "Don't Care." H = Logic HIGH, L = Logic LOW. BW<sub>X</sub> = L signifies at least one Byte Write Select is active, BW<sub>X</sub> = Valid signifies that the desired Byte Write Selects are asserted, see section Truth Table for Read/Write on page 11 for details. Write is defined by BW<sub>X</sub>, and WE. See section Truth Table for Read/Write on page 11. Table only lists a partial listing of the byte write combinations. Any combination of BW<sub>X</sub> is valid. Appropriate write is based on which byte write is active. # IEEE 1149.1 Serial Boundary Scan (JTAG) The CY7C1471BV33 incorporate a serial boundary scan test access port (TAP). This port operates in accordance with IEEE Standard 1149.1-1990 but does not have the set of functions required for full 1149.1 compliance. These functions from the IEEE specification are excluded because their inclusion places an added delay in the critical speed path of the SRAM. Note that the TAP controller functions in a manner that does not conflict with the operation of other devices using 1149.1 fully compliant TAPs. The TAP operates using JEDEC-standard 3.3 V or 2.5 V I/O logic levels. The CY7C1471BV33 contain a TAP controller, instruction register, boundary scan register, bypass register, and ID register. # Disabling the JTAG Feature It is possible to operate the SRAM without using the JTAG feature. To disable the TAP controller, TCK must be tied LOW ( $V_{SS}$ ) to prevent clocking of the device. TDI and TMS are internally pulled up and may be unconnected. They may alternately be connected to $V_{DD}$ through a pull-up resistor. TDO must be left unconnected. During power-up, the device comes up in a reset state, which does not interfere with the operation of the device. The 0/1 next to each state represents the value of TMS at the rising edge of TCK. # **Test Access Port (TAP)** #### Test Clock (TCK) The test clock is used only with the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven from the falling edge of TCK. ### Test Mode Select (TMS) The TMS input gives commands to the TAP controller and is sampled on the rising edge of TCK. This ball may be left unconnected if the TAP is not used. The ball is pulled up internally, resulting in a logic HIGH level. #### Test Data-In (TDI) The TDI ball serially inputs information into the registers and can be connected to the input of any of the registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. For information about loading the instruction register, see the TAP Controller State Diagram on page 14. TDI is internally pulled up and can be unconnected if the TAP is unused in an application. TDI is connected to the most significant bit (MSB) of any register. #### Test Data-Out (TDO) The TDO output ball serially clocks data-out from the registers. The output is active depending upon the current state of the TAP state machine. The output changes on the falling edge of TCK. TDO is connected to the least significant bit (LSB) of any register. ### Performing a TAP Reset A RESET is performed by forcing TMS HIGH ( $V_{DD}$ ) for five rising edges of TCK. This RESET does not affect the operation of the SRAM and may be performed while the SRAM is operating. During power-up, the TAP is reset internally to ensure that TDO comes up in a High Z state. ## **TAP Registers** Registers are connected between the TDI and TDO balls and enable data to be scanned into and out of the SRAM test circuitry. Only one register is selected at a time through the instruction register. Data is serially loaded into the TDI ball on the rising edge of TCK. Data is output on the TDO ball on the falling edge of TCK. #### instruction Register Three-bit instructions can be serially loaded into the instruction register. This register is loaded when it is placed between the TDI and TDO balls as shown in the TAP Controller Block Diagram on page 15. During power-up, the instruction register is loaded with the IDCODE instruction. It is also loaded with the IDCODE instruction if the controller is placed in a reset state as described in the previous section. When the TAP controller is in the Capture-IR state, the two least significant bits are loaded with a binary '01' pattern to enable fault isolation of the board-level serial test data path. ### Bypass Register To save time when serially shifting data through registers, it is sometimes advantageous to skip certain chips. The bypass register is a single-bit register that can be placed between the TDI and TDO balls. This allows the shifting of data through the SRAM with minimal delay. The bypass register is set LOW ( $V_{SS}$ ) when the BYPASS instruction is executed. #### Boundary Scan Register The boundary scan register is connected to all the input and bidirectional balls on the SRAM. The boundary scan register is loaded with the contents of the RAM I/O ring when the TAP controller is in the Capture-DR state and is then placed between the TDI and TDO balls when the controller is moved to the Shift-DR state. The EXTEST, SAMPLE/PRELOAD and SAMPLE Z instructions can be used to capture the contents of the I/O ring. The Boundary Scan Order tables show the order in which the bits are connected. Each bit corresponds to one of the bumps on the SRAM package. The MSB of the register is connected to TDI and the LSB is connected to TDO. #### Identification (ID) Register The ID register is loaded with a vendor-specific, 32-bit code during the Capture-DR state when the IDCODE command is loaded in the instruction register. The IDCODE is hardwired into the SRAM and can be shifted out when the TAP controller is in the Shift-DR state. The ID register has a vendor code and other information described in the section Identification Register Definitions on page 18. #### **TAP Instruction Set** #### Overview Eight different instructions are possible with the three-bit instruction register. All combinations are listed in Identification Codes on page 18. Three of these instructions are listed as RESERVED and must not be used. The other five instructions are described in detail in this section. The TAP controller used in this SRAM is not fully compliant to the 1149.1 convention because some of the mandatory 1149.1 instructions are not fully implemented. The TAP controller cannot be used to load address data or control signals into the SRAM and cannot preload the I/O buffers. The SRAM does not implement the 1149.1 commands EXTEST or INTEST or the PRELOAD portion of SAMPLE/PRELOAD; rather, it performs a capture of the I/O ring when these instructions are executed. Instructions are loaded into the TAP controller during the Shift-IR state when the instruction register is placed between TDI and TDO. During this state, instructions are shifted through the instruction register through the TDI and TDO balls. To execute the instruction after it is shifted in, the TAP controller must be moved into the Update-IR state. #### **EXTEST** EXTEST is a mandatory 1149.1 instruction which must be executed whenever the instruction register is loaded with all 0s. EXTEST is not implemented in this SRAM TAP controller, and therefore this device is not compliant to 1149.1. The TAP controller does recognize an all-0 instruction. When an EXTEST instruction is loaded into the instruction register, the SRAM responds as if a SAMPLE/PRELOAD instruction has been loaded. There is one difference between the two instructions. Unlike the SAMPLE/PRELOAD instruction, EXTEST places the SRAM outputs in a High Z state. #### **IDCODE** The IDCODE instruction causes a vendor-specific, 32-bit code to be loaded into the instruction register. It also places the instruction register between the TDI and TDO balls and enables the IDCODE to be shifted out of the device when the TAP controller enters the Shift-DR state. The IDCODE instruction is loaded into the instruction register during power-up or whenever the TAP controller is in a test logic reset state. #### SAMPLE Z The SAMPLE Z instruction causes the boundary scan register to be connected between the TDI and TDO balls when the TAP controller is in a Shift-DR state. It also places all SRAM outputs into a High Z state. #### SAMPLE/PRELOAD SAMPLE/PRELOAD is a 1149.1 mandatory instruction. The PRELOAD portion of this instruction is not implemented, so the device TAP controller is not fully 1149.1 compliant. When the SAMPLE/PRELOAD instruction is loaded into the instruction register and the TAP controller is in the Capture-DR state, a snapshot of data on the inputs and bidirectional balls is captured in the boundary scan register. The user must be aware that the TAP controller clock can only operate at a frequency up to 20 MHz, while the SRAM clock operates more than an order of magnitude faster. Because there is a large difference in the clock frequencies, it is possible that during the Capture-DR state, an input or output may undergo a transition. The TAP may then try to capture a signal when in transition (metastable state). This does not harm the device, but there is no guarantee as to the value that is captured. Repeatable results may not be possible. To guarantee that the boundary scan register captures the correct value of a signal, the SRAM signal must be stabilized long enough to meet the TAP controller's capture setup plus hold time ( $t_{CS}$ plus $t_{CH}$ ). The SRAM clock input might not be captured correctly if there is no way in a design to stop (or slow) the clock during a SAMPLE/PRELOAD instruction. If this is an issue, it is still possible to capture all other signals and simply ignore the value of the CLK captured in the boundary scan register. After the data is captured, it is possible to shift out the data by putting the TAP into the Shift-DR state. This places the boundary scan register between the TDI and TDO balls. Note that because the PRELOAD part of the command is not implemented, putting the TAP to the Update-DR state when performing a SAMPLE/PRELOAD instruction has the same effect as the Pause-DR command. #### **BYPASS** When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between the TDI and TDO balls. The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board. #### Reserved These instructions are not implemented but are reserved for future use. Do not use these instructions. # **TAP Controller State Diagram** # **TAP Controller Block Diagram** # 3.3 V TAP AC Test Conditions | Input pulse levels | V <sub>SS</sub> to 3.3 V | |--------------------------------------|--------------------------| | Input rise and fall times | 1 ns | | Input timing reference levels | 1.5 V | | Output reference levels | 1.5 V | | Test load termination supply voltage | 1.5 V | # 2.5 V TAP AC Test Conditions | Input pulse levels | V <sub>SS</sub> to 2.5 V | |--------------------------------------|--------------------------| | Input rise and fall time | 1 ns | | Input timing reference levels | 1.25 V | | Output reference levels | 1.25 V | | Test load termination supply voltage | 1.25 V | # 3.3 V TAP AC Output Load Equivalent # 2.5 V TAP AC Output Load Equivalent # **TAP DC Electrical Characteristics and Operating Conditions** (0 °C < T<sub>A</sub> < +70 °C; $V_{DD}$ = 3.3 V $\pm$ 0.165 V unless otherwise noted) | Parameter [11] | Description | Test C | Conditions | Min | Max | Unit | |------------------|---------------------|-----------------------------------------------------|--------------------------|------|-----------------------|------| | V <sub>OH1</sub> | Output HIGH voltage | $I_{OH} = -4.0 \text{ mA}, V_{DDQ} = 3.3 \text{ V}$ | | 2.4 | - | V | | | | $I_{OH} = -1.0 \text{ mA}, V_{DDQ}$ | = 2.5 V | 2.0 | _ | V | | V <sub>OH2</sub> | Output HIGH voltage | I <sub>OH</sub> = –100 μA | V <sub>DDQ</sub> = 3.3 V | 2.9 | _ | V | | | | | V <sub>DDQ</sub> = 2.5 V | 2.1 | _ | V | | V <sub>OL1</sub> | Output LOW voltage | I <sub>OL</sub> = 8.0 mA | V <sub>DDQ</sub> = 3.3 V | - | 0.4 | V | | | | I <sub>OL</sub> = 1.0 mA | V <sub>DDQ</sub> = 2.5 V | - | 0.4 | V | | V <sub>OL2</sub> | Output LOW voltage | I <sub>OL</sub> = 100 μA | V <sub>DDQ</sub> = 3.3 V | - | 0.2 | V | | | | | V <sub>DDQ</sub> = 2.5 V | - | 0.2 | V | | V <sub>IH</sub> | Input HIGH voltage | | V <sub>DDQ</sub> = 3.3 V | 2.0 | V <sub>DD</sub> + 0.3 | V | | | | | V <sub>DDQ</sub> = 2.5 V | 1.7 | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input LOW voltage | | V <sub>DDQ</sub> = 3.3 V | -0.3 | 0.8 | V | | | | | V <sub>DDQ</sub> = 2.5 V | -0.3 | 0.7 | V | | I <sub>X</sub> | Input load current | $GND \le V_{IN} \le V_{DDQ}$ | | -5 | 5 | μA | <sup>11.</sup> All voltages refer to $V_{SS}$ (GND). # **TAP AC Switching Characteristics** Over the Operating Range | Parameter [12, 13] | Description | Min | Max | Unit | |--------------------|-------------------------------|-----|-----|------| | Clock | | | | | | t <sub>TCYC</sub> | TCK clock cycle time | 50 | _ | ns | | t <sub>TF</sub> | TCK clock frequency | _ | 20 | MHz | | t <sub>TH</sub> | TCK clock HIGH time | 20 | _ | ns | | t <sub>TL</sub> | TCK clock LOW time | 20 | _ | ns | | Output Times | | | | | | t <sub>TDOV</sub> | TCK clock LOW to TDO valid | _ | 5 | ns | | t <sub>TDOX</sub> | TCK clock LOW to TDO invalid | 0 | _ | ns | | Setup Times | | | | | | t <sub>TMSS</sub> | TMS setup to TCK clock rise | 5 | _ | ns | | t <sub>TDIS</sub> | TDI setup to TCK clock rise | 5 | - | ns | | t <sub>CS</sub> | Capture setup to TCK rise | 5 | _ | ns | | Hold Times | | | | | | t <sub>TMSH</sub> | TMS hold after TCK clock rise | 5 | _ | ns | | t <sub>TDIH</sub> | TDI hold after clock rise | 5 | _ | ns | | t <sub>CH</sub> | Capture hold after clock rise | 5 | _ | ns | # **TAP Timing** Figure 4. TAP Timing ### Notes <sup>12.</sup> $t_{\rm CS}$ and $t_{\rm CH}$ refer to the setup and hold time requirements of latching data from the boundary scan register. 13. Test conditions are specified using the load in TAP AC Test Conditions. $t_{\rm R}/t_{\rm F}$ = 1 ns. # **Identification Register Definitions** | Instruction Field | CY7C1471BV33<br>(2 M × 36) | Description | |------------------------------------|----------------------------|----------------------------------------------| | Revision number (31:29) | 000 | Describes the version number | | Device depth (28:24) [14] | 01011 | Reserved for internal use | | Architecture/memory type (23:18) | 001001 | Defines memory type and architecture | | Bus width/density (17:12) | 100100 | Defines width and density | | Cypress JEDEC ID code (11:1) | 00000110100 | Enables unique identification of SRAM vendor | | ID register presence indicator (0) | 1 | Indicates the presence of an ID register | # Scan Register Sizes | Register Name | Bit Size (× 36) | |-------------------------------------|-----------------| | Instruction | 3 | | Bypass | 1 | | ID | 32 | | Boundary scan order – 165-ball FBGA | 71 | # **Identification Codes** | Instruction | Code | Description | |----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTEST | 000 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Forces all SRAM outputs to High Z state. This instruction is not 1149.1-compliant. | | IDCODE | 001 | Loads the ID register with the vendor ID code and places the register between TDI and TDO. This operation does not affect SRAM operations. | | SAMPLE Z | 010 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Forces all SRAM output drivers to a High Z state. | | RESERVED | 011 | Do not use: This instruction is reserved for future use. | | SAMPLE/PRELOAD | 100 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Does not affect SRAM operation. This instruction does not implement 1149.1 preload function and is therefore not 1149.1 compliant. | | RESERVED | 101 | Do not use: This instruction is reserved for future use. | | RESERVED | 110 | Do not use: This instruction is reserved for future use. | | BYPASS | 111 | Places the bypass register between TDI and TDO. This operation does not affect SRAM operations. | #### Note 14. Bit #24 is "1" in the ID Register Definitions for both 2.5 V and 3.3 V versions of this device. # **Boundary Scan Exit Order** (2 M × 36) | Bit # | 165-ball ID | |-------|-------------| | 1 | C1 | | 2 | D1 | | 3 | E1 | | 4 | D2 | | 5 | E2 | | 6 | F1 | | 7 | G1 | | 8 | F2 | | 9 | G2 | | 10 | J1 | | 11 | K1 | | 12 | L1 | | 13 | J2 | | 14 | M1 | | 15 | N1 | | 16 | K2 | | 17 | L2 | | 18 | M2 | | 19 | R1 | | 20 | R2 | | Bit # | 165-ball ID | |-------|-------------| | 21 | R3 | | 22 | P2 | | 23 | R4 | | 24 | P6 | | 25 | R6 | | 26 | R8 | | 27 | P3 | | 28 | P4 | | 29 | P8 | | 30 | P9 | | 31 | P10 | | 32 | R9 | | 33 | R10 | | 34 | R11 | | 35 | N11 | | 36 | M11 | | 37 | L11 | | 38 | M10 | | 39 | L10 | | 40 | K11 | | Bit # | 165-ball ID | |-------|-------------| | 41 | J11 | | 42 | K10 | | 43 | J10 | | 44 | H11 | | 45 | G11 | | 46 | F11 | | 47 | E11 | | 48 | D10 | | 49 | D11 | | 50 | C11 | | 51 | G10 | | 52 | F10 | | 53 | E10 | | 54 | A9 | | 55 | B9 | | 56 | A10 | | 57 | B10 | | 58 | A8 | | 59 | B8 | | 60 | A7 | | Bit # | 165-ball ID | |-------|-------------| | 61 | В7 | | 62 | B6 | | 63 | A6 | | 64 | B5 | | 65 | A5 | | 66 | A4 | | 67 | B4 | | 68 | В3 | | 69 | A3 | | 70 | A2 | | 71 | B2 | # **Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. Storage temperature ...... –65 °C to +150 °C Ambient temperature with power applied ...... –55 °C to +125 °C Supply voltage on $V_{DD}$ relative to GND ......–0.5 V to +4.6 V Supply voltage on $V_{DDQ}$ relative to GND ...... -0.5~V to $+V_{DD}$ DC voltage applied to outputs in tri-state ......-0.5 V to V<sub>DDQ</sub> + 0.5 V | DC input voltage | –0.5 V to V <sub>DD</sub> + 0.5 V | |-----------------------------------------------------|-----------------------------------| | Current into outputs (LOW) | 20 mA | | Static discharge voltage (MIL-STD-883, Method 3015) | > 2001 V | | Latch-up current | > 200 mA | # **Operating Range** | Range | Ambient<br>Temperature | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | |------------|------------------------|----------|--------------------| | Commercial | 0 °C to +70 °C | | 2.5 V – 5% to | | Industrial | –40 °C to +85 °C | + 10% | $V_{DD}$ | # **Electrical Characteristics** Over the Operating Range | Parameter [15, 16] | Description | Test Conditions | | Min | Max | Unit | |---------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------------|-------------------------|------| | $V_{DD}$ | Power supply voltage | | | 3.135 | 3.6 | V | | $V_{DDQ}$ | I/O supply voltage | For 3.3 V I/O | | 3.135 | $V_{DD}$ | V | | | | For 2.5 V I/O | | 2.375 | 2.625 | V | | V <sub>OH</sub> | Output HIGH voltage | For 3.3 V I/O, I <sub>OH</sub> = -4.0 mA | | 2.4 | _ | V | | | | For 2.5 V I/O, I <sub>OH</sub> = –1.0 mA | | 2.0 | _ | V | | V <sub>OL</sub> | Output LOW voltage | For 3.3 V I/O, I <sub>OL</sub> = 8.0 mA | | _ | 0.4 | V | | | | For 2.5 V I/O, I <sub>OL</sub> = 1.0 mA | | | 0.4 | V | | V <sub>IH</sub> | Input HIGH voltage [15] | For 3.3 V I/O | | 2.0 | V <sub>DD</sub> + 0.3 V | V | | | | For 2.5 V I/O | | 1.7 | $V_{DD} + 0.3 V$ | V | | V <sub>IL</sub> | Input LOW voltage [15] | For 3.3 V I/O | | -0.3 | 0.8 | V | | | | For 2.5 V I/O | | -0.3 | 0.7 | V | | lx | Input leakage current except ZZ and MODE | $GND \leq V_I \leq V_DDQ$ | | <b>-</b> 5 | 5 | μА | | | Input current of MODE | Input = V <sub>SS</sub> | | -30 | - | μΑ | | | | Input = V <sub>DD</sub> | | _ | 5 | μΑ | | | Input current of ZZ | Input = V <sub>SS</sub> | | <b>-</b> 5 | - | μΑ | | | | Input = V <sub>DD</sub> | | | 30 | μΑ | | I <sub>OZ</sub> | Output leakage current | $GND \le V_I \le V_{DD_i}$ output disabled | | <b>-</b> 5 | 5 | μΑ | | I <sub>DD</sub> <sup>[17]</sup> | V <sub>DD</sub> operating supply current | $V_{DD} = Max.$ , $I_{OUT} = 0$ mA,<br>$f = f_{MAX} = 1/t_{CYC}$ | 7.5 ns<br>cycle, 133<br>MHz | - | 305 | mA | | I <sub>SB1</sub> | Automatic CE power-down current – TTL inputs | $V_{DD}$ = Max, device deselected,<br>$V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ ,<br>$f = f_{MAX}$ , inputs switching | 7.5 ns<br>cycle, 133<br>MHz | - | 200 | mA | | I <sub>SB2</sub> | Automatic CE power-down current – CMOS inputs | $V_{DD}$ = Max, device deselected, $V_{IN} \le 0.3 \text{ V or } V_{IN} \ge V_{DD} - 0.3 \text{ V}$ , f = 0, inputs static 7.5 ns cycle, 133 MHz | | - | 120 | mA | | I <sub>SB3</sub> | Automatic CE power-down current – CMOS inputs | $V_{DD}$ = Max, device deselected,<br>$V_{IN} \le 0.3 \text{ V or } V_{IN} \ge V_{DDQ} - 0.3$<br>V, f = f <sub>MAX</sub> , inputs switching | 7.5 ns<br>cycle, 133<br>MHz | - | 200 | mA | <sup>15.</sup> Overshoot: $V_{IH(AC)} < V_{DD} + 1.5 \text{ V}$ (pulse width less than $t_{CYC}/2$ ). Undershoot: $V_{IL(AC)} > -2 \text{ V}$ (pulse width less than $t_{CYC}/2$ ). 16. $T_{Power-up}$ : assumes a linear ramp from 0 V to $V_{DD(min.)}$ within 200 ms. During this time $V_{IH} < V_{DD}$ and $V_{DDQ} \le V_{DD}$ . 17. The operation current is calculated with 50% read cycle and 50% write cycle. # **Electrical Characteristics** (continued) Over the Operating Range | Parameter [15, 16] | ameter [15, 16] Description Test Conditions | | | Min | Max | Unit | |--------------------|----------------------------------------------|-------------------------------------------------------------------|-----------------------------|-----|-----|------| | I <sub>SB4</sub> | Automatic CE power-down current – TTL inputs | $V_{IN} \ge V_{DD} - 0.3 \text{ V or } V_{IN} \le 0.3 \text{ V},$ | 7.5 ns<br>cycle, 133<br>MHz | I | 165 | mA | # Capacitance | Parameter [18] | Description | Test Conditions | 100-pin TQFP<br>Package | 165-ball FBGA<br>Package | Unit | |----------------------|---------------------------|---------------------------------------------------|-------------------------|--------------------------|------| | C <sub>ADDRESS</sub> | Address input capacitance | T <sub>A</sub> = 25 °C, f = 1 MHz, | 6 | 6 | pF | | C <sub>DATA</sub> | Data input capacitance | $V_{DD} = 3.3 \text{ V}, V_{DDQ} = 2.5 \text{ V}$ | 5 | 5 | pF | | C <sub>CTRL</sub> | Control input capacitance | | 8 | 8 | pF | | C <sub>CLK</sub> | Clock input capacitance | | 6 | 6 | pF | | C <sub>I/O</sub> | I/O capacitance | | 5 | 5 | pF | # **Thermal Resistance** | Parameter [18] | Description | Test Conditions | 100-pin TQFP<br>Max | 165-ball FBGA<br>Max | Unit | |----------------------|---------------------------------------|-----------------------------------------------------------------------------------|---------------------|----------------------|------| | U/A | <b>G</b> | Test conditions follow standard test methods and procedures for measuring thermal | | 16.3 | °C/W | | $\theta_{\text{JC}}$ | Thermal resistance (junction to case) | impedance, according to EIA/JESD51. | 2.28 | 2.1 | °C/W | # **AC Test Loads and Waveforms** Figure 5. AC Test Loads and Waveforms # 3.3 V I/O Test Load # 2.5 V I/O Test Load #### Note <sup>18.</sup> Tested initially and after any design or process change that may affect these parameters. # **Switching Characteristics** Over the Operating Range | Parameter [19] | Description. | 133 | MHz | 11!4 | | |-------------------------|-------------------------------------------|----------|-----|------|--| | | Description | Min | Max | Unit | | | t <sub>POWER</sub> [20] | | 1 | _ | ms | | | Clock | | • | • | _ | | | t <sub>CYC</sub> | Clock cycle time | 7.5 | _ | ns | | | t <sub>CH</sub> | Clock HIGH | 2.5 | _ | ns | | | t <sub>CL</sub> | Clock LOW | 2.5 | _ | ns | | | Output Times | | <u> </u> | | - | | | t <sub>CDV</sub> | Data output valid after CLK rise | - | 6.5 | ns | | | t <sub>DOH</sub> | Data output hold after CLK rise | 2.5 | _ | ns | | | t <sub>CLZ</sub> | Clock to low Z [21, 22, 23] | 3.0 | _ | ns | | | t <sub>CHZ</sub> | Clock to high Z [21, 22, 23] | - | 3.8 | ns | | | t <sub>OEV</sub> | OE LOW to output valid | - | 3.0 | ns | | | t <sub>OELZ</sub> | OE LOW to output low Z [21, 22, 23] | _ | ns | | | | t <sub>OEHZ</sub> | OE HIGH to output high Z [21, 22, 23] | - | 3.0 | ns | | | Setup Times | | <u> </u> | | - | | | t <sub>AS</sub> | Address setup before CLK rise | 1.5 | _ | ns | | | t <sub>ALS</sub> | ADV/LD setup before CLK rise | 1.5 | _ | ns | | | t <sub>WES</sub> | WE, BW <sub>X</sub> setup before CLK rise | 1.5 | _ | ns | | | t <sub>CENS</sub> | CEN setup before CLK rise | 1.5 | _ | ns | | | t <sub>DS</sub> | Data input setup before CLK rise | 1.5 | _ | ns | | | t <sub>CES</sub> | Chip enable setup before CLK rise | 1.5 | _ | ns | | | Hold Times | | · | | | | | t <sub>AH</sub> | Address hold after CLK rise | 0.5 | _ | ns | | | t <sub>ALH</sub> | ADV/LD hold after CLK rise | 0.5 | _ | ns | | | t <sub>WEH</sub> | WE, BW <sub>X</sub> hold after CLK rise | 0.5 | _ | ns | | | t <sub>CENH</sub> | CEN hold after CLK rise 0.5 | | | | | | t <sub>DH</sub> | Data input hold after CLK rise | 0.5 | _ | ns | | | t <sub>CEH</sub> | Chip enable hold after CLK rise | 0.5 | - | ns | | #### Notes <sup>19.</sup> Unless otherwise noted in the following table, timing reference level is 1.5 V when V<sub>DDQ</sub> = 3.3 V and is 1.25 V when V<sub>DDQ</sub> = 2.5 V. Test conditions shown in part (a) of Figure 5 on page 21 unless otherwise noted. <sup>20.</sup> This part has an internal voltage regulator; t<sub>POWER</sub> is the time that the power must be supplied above V<sub>DD(minimum)</sub> initially, before a read or write operation is initiated. 21. t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>CLZ</sub>, t<sub>CLZ</sub>, and t<sub>CEHZ</sub> are specified with AC test conditions shown in part (b) of Figure 5 on page 21. Transition is measured ±200 mV from steady-state voltage. 22. At any supplied voltage and temperature, t<sub>CEHZ</sub> is less than t<sub>CLZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub> to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve High Z before Low Z under the same system conditions. <sup>23.</sup> This parameter is sampled and not 100% tested. # **Switching Waveforms** Figure 5. Read/Write Timing [24, 25, 26] <sup>24.</sup> For this waveform ZZ is tied LOW. 25. When $\overline{CE}$ is LOW, $\overline{CE}_1$ is LOW, $\overline{CE}_2$ is HIGH, and $\overline{CE}_3$ is LOW. When $\overline{CE}$ is HIGH, $\overline{CE}_1$ is HIGH, $\overline{CE}_2$ is LOW or $\overline{CE}_3$ is HIGH. 26. Order of the Burst sequence is determined by the status of the MODE (0 = Linear, 1 = Interleaved). Burst operations are optional. # Switching Waveforms (continued) Figure 6. NOP, STALL, and DESELECT Cycles [27, 28, 29] #### Notes <sup>27.</sup> For this waveform ZZ is tied LOW. <sup>28.</sup> When $\overline{\text{CE}}$ is LOW, $\overline{\text{CE}}_1$ is LOW, $\overline{\text{CE}}_2$ is HIGH, and $\overline{\text{CE}}_3$ is LOW. When $\overline{\text{CE}}$ is HIGH, $\overline{\text{CE}}_1$ is HIGH, $\overline{\text{CE}}_2$ is LOW or $\overline{\text{CE}}_3$ is HIGH. 29. The IGNORE CLOCK EDGE or STALL cycle (Clock 3) illustrates $\overline{\text{CEN}}$ being used to create a pause. A write is not performed during this cycle. # Switching Waveforms (continued) Figure 7. ZZ Mode Timing $^{[30,\ 31]}$ 30. Device must be deselected when entering ZZ mode. See the Truth Table on page 10 for all possible signal conditions to deselect the device. 31. DQs are in high Z when exiting ZZ sleep mode. # **Ordering Information** Table 1 lists the CY7C1471BV33, CY7C1473BV33 key package features and ordering codes. The table contains only the parts that are currently available. If you do not see what you are looking for, contact your local sales representative. For more information, visit the Cypress website at <a href="https://www.cypress.com/products">www.cypress.com/products</a>. Table 1. CY7C1471BV33, CY7C1473BV33 Key Features and Ordering Information | Speed<br>(MHz) | Ordering Code | Package<br>Diagram | Package | Operating<br>Ranges | |----------------|---------------------|--------------------|-----------------------------------------|---------------------| | 133 | CY7C1471BV33-133BZI | 51-85165 | 165-ball FBGA (15 × 17 × 1.4 mm) | Industrial | | | CY7C1471BV33-133AXC | 51-85050 | 100-pin TQFP (14 × 20 × 1.4 mm) Pb-free | Commercial | | | CY7C1473BV33-133AXC | | | | # **Ordering Code Definitions** # **Package Diagrams** Figure 8. 100-pin TQFP (14 × 20 × 1.4 mm) A100RA Package Outline, 51-85050 51-85050 \*E # Package Diagrams (continued) Figure 9. 165-ball FBGA (15 × 17 × 1.40 mm) (0.45 Ball Diameter) Package Outline, 51-85165 NDTES: SDLDER PAD TYPE: SDLDER MASK DEFINED (SMD) PACKAGE WEIGHT: 0.60g JEDEC REFERENCE: MD-216 / ISSUE E PACKAGE CDDES: BB0AA / BW0AG 51-85165 \*D # **Acronyms** | Acronym | Description | |---------|--------------------------------------------| | CEN | Clock Enable | | CMOS | Complementary Metal-Oxide Semiconductor | | EIA | Electronic Industries Alliance | | FBGA | Fine-Pitch Ball Grid Array | | I/O | Input/Output | | JEDEC | Joint Electron Devices Engineering Council | | JTAG | Joint Test Action Group | | LSB | Least Significant Bit | | MSB | Most Significant Bit | | OE | Output Enable | | SRAM | Static Random Access Memory | | TAP | Test Access Port | | TCK | Test Clock | | TDI | Test Data-In | | TDO | Test Data-Out | | TMS | Test Mode Select | | TQFP | Thin Quad Flat Pack | | TTL | Transistor-Transistor Logic | | WE | Write Enable | # **Document Conventions** # **Units of Measure** | Symbol | Unit of Measure | |--------|-----------------| | °C | degree Celsius | | MHz | megahertz | | μΑ | microampere | | mA | milliampere | | mm | millimeter | | ms | millisecond | | mV | millivolt | | ns | nanosecond | | Ω | ohm | | % | percent | | pF | picofarad | | V | volt | | W | watt | # **Document History Page** | Rev. | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | |------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 1024500 | VKN /<br>KKVTMP | See ECN | New data sheet. | | *A | 1274731 | VKN /<br>AESA | See ECN | Updated Switching Waveforms (Updated Figure 6 (Corrected typo)). | | *B | 2183566 | VKN /<br>PYRS | See ECN | Changed status from Preliminary to Final. Updated Electrical Characteristics (Added Note 17 and referred the same note in I <sub>DD</sub> parameter). | | *C | 2898663 | NJY | 03/24/2010 | Updated Ordering Information (Removed inactive parts from Ordering Information table). Updated Package Diagrams. | | *D | 2905600 | VKN | 04/06/2010 | Updated Ordering Information (Removed inactive part CY7C1471BV33-117AXC from the ordering information table). | | *E | 3298193 | OSN | 06/30/2011 | Added Contents. Updated Package Diagrams (spec 51-85050 (Changed revision from *C to *D) spec 51-85165 (Changed revision from *B to *C)). Added Acronyms and Units of Measure. Updated in new template and styles to meet current CY standards. | | *F | 3436299 | PRIT | 11/15/2011 | Updated Ordering Information. Updated Package Diagrams. Updated in new template. | | *G | 3628180 | PRIT | 05/25/2012 | Updated Features (Removed CY7C1475BV33 related information, removed 209-ball FBGA package related information, removed 165-ball FBGA package related information (Corresponding to CY7C1473BV33)). Updated Functional Description (Removed CY7C1475BV33 related information). Updated Selection Guide (Removed 117 MHz frequency related information Removed Logic Block Diagram – CY7C1475BV33. Updated Pin Configurations (Updated Figure 3 (Removed CY7C1475BV33 related information), removed 209-ball FBGA package related information). Updated Pin Definitions. Updated Functional Overview (Removed CY7C1475BV33 related information). Updated Truth Table (Removed CY7C1475BV33 related information). Updated Truth Table for Read/Write (Removed CY7C1475BV33 related information). Updated IEEE 1149.1 Serial Boundary Scan (JTAG) (Removed CY7C1473BV33, CY7C1475BV33 related information). Updated Identification Register Definitions (Removed CY7C1473BV33, CY7C1475BV33 related information). Updated Scan Register Sizes (Removed Bit Size (× 18), and Bit Size (× 72) columns). Removed Boundary Scan Exit Order (Corresponding to CY7C1473BV33). Updated Electrical Characteristics (Removed 117 MHz frequency related information). Updated Capacitance (Removed 209-ball FBGA package related information). Updated Thermal Resistance (Removed 209-ball FBGA package related information). Updated Switching Characteristics (Removed 117 MHz frequency related information). Updated Package Diagrams (Removed 209-ball FBGA package related information). Updated Package Diagrams (Removed 209-ball FBGA package related information). | # **Document History Page** (continued) | | Document Title: CY7C1471BV33/CY7C1473BV33, 72-Mbit (2 M × 36/4 M × 18) Flow-Through SRAM with NoBL™ Architecture Document Number: 001-15029 | | | | | | | |------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Rev. | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | | | *H | 4489161 | PRIT | 08/31/2014 | Updated Ordering Information (Updated part numbers). Updated Package Diagrams: spec 51-85050 – Changed revision from *D to *E. Updated in new template. | | | | | * | 4569232 | PRIT | 11/14/2014 | Added related documentation hyperlink in page 1. | | | | # Sales, Solutions, and Legal Information # **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive Clocks & Buffers Interface Lighting & Power Control Memory PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless # PSoC® Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP # **Cypress Developer Community** Community | Forums | Blogs | Video | Training # **Technical Support** cypress.com/go/support © Cypress Semiconductor Corporation, 2007-2014. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement.